/** * \file * * * \brief Configuration file for serial module. * * \author Daniele Basile */ #ifndef CFG_SER_H #define CFG_SER_H /** * Example of setting for serial port and * spi port. * Edit these define for your project. */ /** * Size of the outbound FIFO buffer for port 0 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 */ #define CONFIG_UART0_TXBUFSIZE 32 /** * Size of the inbound FIFO buffer for port 0 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 */ #define CONFIG_UART0_RXBUFSIZE 32 /** * Size of the outbound FIFO buffer for port 1 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lm3s or lpc2 or (at91 and not atmega8 and not atmega168 and not atmega32)" */ #define CONFIG_UART1_TXBUFSIZE 32 /** * Size of the inbound FIFO buffer for port 1 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lm3s or lpc2 or (at91 and not atmega8 and not atmega168 and not atmega32)" */ #define CONFIG_UART1_RXBUFSIZE 32 /** * Size of the outbound FIFO buffer for port 2 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lm3s or lpc2" */ #define CONFIG_UART2_TXBUFSIZE 32 /** * Size of the inbound FIFO buffer for port 2 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lm3s or lpc2" */ #define CONFIG_UART2_RXBUFSIZE 32 /** * Size of the outbound FIFO buffer for port 3 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lpc2" */ #define CONFIG_UART3_TXBUFSIZE 32 /** * Size of the inbound FIFO buffer for port 3 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "lpc2" */ #define CONFIG_UART3_RXBUFSIZE 32 /** * Size of the outbound FIFO buffer for SPI port [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "avr" */ #define CONFIG_SPI_TXBUFSIZE 0 /** * Size of the inbound FIFO buffer for SPI port [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "avr" */ #define CONFIG_SPI_RXBUFSIZE 0 /** * Size of the outbound FIFO buffer for SPI port 0 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "at91" */ #define CONFIG_SPI0_TXBUFSIZE 0 /** * Size of the inbound FIFO buffer for SPI port 0 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "at91" */ #define CONFIG_SPI0_RXBUFSIZE 0 /** * Size of the outbound FIFO buffer for SPI port 1 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "at91" */ #define CONFIG_SPI1_TXBUFSIZE 32 /** * Size of the inbound FIFO buffer for SPI port 1 [bytes]. * $WIZ$ type = "int" * $WIZ$ min = 2 * $WIZ$ supports = "at91" */ #define CONFIG_SPI1_RXBUFSIZE 32 /** * SPI data order. * * $WIZ$ type = "enum" * $WIZ$ value_list = "ser_order_bit" * $WIZ$ supports = "avr" */ #define CONFIG_SPI_DATA_ORDER SER_MSB_FIRST /** * SPI clock division factor. * $WIZ$ type = "int" * $WIZ$ supports = "avr" */ #define CONFIG_SPI_CLOCK_DIV 16 /** * SPI clock polarity: normal low or normal high. * $WIZ$ type = "enum" * $WIZ$ value_list = "ser_spi_pol" * $WIZ$ supports = "avr" */ #define CONFIG_SPI_CLOCK_POL SPI_NORMAL_LOW /** * SPI clock phase you can choose sample on first edge or * sample on second clock edge. * $WIZ$ type = "enum" * $WIZ$ value_list = "ser_spi_phase" * $WIZ$ supports = "avr" */ #define CONFIG_SPI_CLOCK_PHASE SPI_SAMPLE_ON_FIRST_EDGE /** * Default transmit timeout (ms). Set to -1 to disable timeout support. * $WIZ$ type = "int" * $WIZ$ min = -1 */ #define CONFIG_SER_TXTIMEOUT -1 /** * Default receive timeout (ms). Set to -1 to disable timeout support. * $WIZ$ type = "int" * $WIZ$ min = -1 */ #define CONFIG_SER_RXTIMEOUT -1 /** * Use RTS/CTS handshake. * $WIZ$ type = "boolean" * $WIZ$ supports = "False" */ #define CONFIG_SER_HWHANDSHAKE 0 /** * Default baudrate for all serial ports (set to 0 to disable). * $WIZ$ type = "int" * $WIZ$ min = 0 */ #define CONFIG_SER_DEFBAUDRATE 0UL /// Enable strobe pin for debugging serial interrupt. $WIZ$ type = "boolean" #define CONFIG_SER_STROBE 0 #endif /* CFG_SER_H */