2014-12-02 17:10:06 -07:00
|
|
|
#ifndef AFSK_H
|
|
|
|
#define AFSK_H
|
|
|
|
|
|
|
|
#include "device.h"
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <stdbool.h>
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <avr/pgmspace.h>
|
|
|
|
#include "util/FIFO.h"
|
|
|
|
#include "util/time.h"
|
|
|
|
#include "protocol/HDLC.h"
|
|
|
|
|
|
|
|
#define SIN_LEN 512
|
2018-12-31 05:24:28 -07:00
|
|
|
static const uint8_t sine_table[] =
|
2014-12-02 17:10:06 -07:00
|
|
|
{
|
|
|
|
128, 129, 131, 132, 134, 135, 137, 138, 140, 142, 143, 145, 146, 148, 149, 151,
|
|
|
|
152, 154, 155, 157, 158, 160, 162, 163, 165, 166, 167, 169, 170, 172, 173, 175,
|
|
|
|
176, 178, 179, 181, 182, 183, 185, 186, 188, 189, 190, 192, 193, 194, 196, 197,
|
|
|
|
198, 200, 201, 202, 203, 205, 206, 207, 208, 210, 211, 212, 213, 214, 215, 217,
|
|
|
|
218, 219, 220, 221, 222, 223, 224, 225, 226, 227, 228, 229, 230, 231, 232, 233,
|
|
|
|
234, 234, 235, 236, 237, 238, 238, 239, 240, 241, 241, 242, 243, 243, 244, 245,
|
|
|
|
245, 246, 246, 247, 248, 248, 249, 249, 250, 250, 250, 251, 251, 252, 252, 252,
|
|
|
|
253, 253, 253, 253, 254, 254, 254, 254, 254, 255, 255, 255, 255, 255, 255, 255,
|
|
|
|
};
|
|
|
|
|
|
|
|
inline static uint8_t sinSample(uint16_t i) {
|
|
|
|
uint16_t newI = i % (SIN_LEN/2);
|
|
|
|
newI = (newI >= (SIN_LEN/4)) ? (SIN_LEN/2 - newI -1) : newI;
|
2018-12-31 05:24:28 -07:00
|
|
|
uint8_t sine = sine_table[newI];
|
2014-12-02 17:10:06 -07:00
|
|
|
return (i >= (SIN_LEN/2)) ? (255 - sine) : sine;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#define SWITCH_TONE(inc) (((inc) == MARK_INC) ? SPACE_INC : MARK_INC)
|
|
|
|
#define BITS_DIFFER(bits1, bits2) (((bits1)^(bits2)) & 0x01)
|
2018-12-29 08:06:48 -07:00
|
|
|
#define TRANSITION_FOUND(bits) BITS_DIFFER((bits), (bits) >> 1)
|
2014-12-02 17:10:06 -07:00
|
|
|
#define DUAL_XOR(bits1, bits2) ((((bits1)^(bits2)) & 0x03) == 0x03)
|
2018-12-29 16:32:19 -07:00
|
|
|
#define QUAD_XOR(bits1, bits2) ((((bits1)^(bits2)) & 0x0F) == 0x0F)
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
#define CPU_FREQ F_CPU
|
|
|
|
|
2018-12-29 07:57:49 -07:00
|
|
|
#define CONFIG_AFSK_RX_BUFLEN CONFIG_SAMPLERATE/150
|
|
|
|
#define CONFIG_AFSK_TX_BUFLEN CONFIG_SAMPLERATE/150
|
2014-12-02 17:10:06 -07:00
|
|
|
#define CONFIG_AFSK_RXTIMEOUT 0
|
2018-12-01 03:48:29 -07:00
|
|
|
#define CONFIG_AFSK_TXWAIT 0UL
|
2018-12-31 05:24:28 -07:00
|
|
|
#define CONFIG_AFSK_PREAMBLE_LEN 450UL
|
|
|
|
#define CONFIG_AFSK_TRAILER_LEN 10UL
|
2015-04-26 10:15:05 -06:00
|
|
|
#define BIT_STUFF_LEN 5
|
|
|
|
|
|
|
|
#define BITRATE 1200
|
2018-12-27 12:24:21 -07:00
|
|
|
#define SAMPLESPERBIT (CONFIG_SAMPLERATE / BITRATE)
|
|
|
|
#define TICKS_BETWEEN_SAMPLES ((((CPU_FREQ+FREQUENCY_CORRECTION)) / CONFIG_SAMPLERATE) - 1)
|
2018-04-24 07:34:50 -06:00
|
|
|
|
2018-12-31 05:24:28 -07:00
|
|
|
// TODO: Maybe revert to only looking at two samples
|
|
|
|
|
|
|
|
#if BITRATE == 1200
|
|
|
|
#define SIGNAL_TRANSITIONED(bits) QUAD_XOR((bits), (bits) >> 4)
|
|
|
|
#elif BITRATE == 2400
|
|
|
|
#define SIGNAL_TRANSITIONED(bits) DUAL_XOR((bits), (bits) >> 2)
|
|
|
|
#endif
|
|
|
|
|
2018-12-29 16:32:19 -07:00
|
|
|
// TODO: Calculate based on sample rate [Done?]
|
2018-12-31 05:24:28 -07:00
|
|
|
#define PHASE_BITS 8 // Sub-sample phase counter resolution
|
|
|
|
#define PHASE_INC 1 // Nudge by above resolution for each adjustment
|
|
|
|
|
|
|
|
#define PHASE_MAX (SAMPLESPERBIT * PHASE_BITS) // Size of our phase counter
|
2018-12-29 07:57:49 -07:00
|
|
|
|
2018-12-29 16:32:19 -07:00
|
|
|
// TODO: Test which target is best in real world
|
2018-12-31 05:24:28 -07:00
|
|
|
// For 1200, this seems a little better
|
|
|
|
#if BITRATE == 1200
|
|
|
|
#define PHASE_THRESHOLD (PHASE_MAX / 2)+3*PHASE_BITS // Target transition point of our phase window
|
|
|
|
//#define PHASE_THRESHOLD (PHASE_MAX / 2) // 64 // Target transition point of our phase window
|
|
|
|
#elif BITRATE == 2400
|
|
|
|
#define PHASE_THRESHOLD (PHASE_MAX / 2)+14 // Target transition point of our phase window
|
|
|
|
#endif
|
|
|
|
|
2018-12-29 07:57:49 -07:00
|
|
|
|
|
|
|
#define DCD_TIMEOUT_SAMPLES CONFIG_SAMPLERATE/100
|
|
|
|
#define DCD_MIN_COUNT CONFIG_SAMPLERATE/1600
|
2018-12-29 16:32:19 -07:00
|
|
|
|
|
|
|
// TODO: Revamp filtering
|
2018-12-29 07:57:49 -07:00
|
|
|
#if BITRATE == 1200
|
2015-04-24 02:47:50 -06:00
|
|
|
#define FILTER_CUTOFF 600
|
|
|
|
#define MARK_FREQ 1200
|
|
|
|
#define SPACE_FREQ 2200
|
2018-12-31 05:24:28 -07:00
|
|
|
#elif BITRATE == 2400
|
|
|
|
#define FILTER_CUTOFF 772
|
|
|
|
// #define MARK_FREQ 2165
|
|
|
|
// #define SPACE_FREQ 3970
|
|
|
|
#define MARK_FREQ 2200
|
|
|
|
#define SPACE_FREQ 4000
|
|
|
|
#elif BITRATE == 300
|
|
|
|
#define FILTER_CUTOFF 600
|
|
|
|
#define MARK_FREQ 1600
|
|
|
|
#define SPACE_FREQ 1800
|
2015-04-24 02:47:50 -06:00
|
|
|
#else
|
|
|
|
#error Unsupported bitrate!
|
|
|
|
#endif
|
|
|
|
|
2014-12-02 17:10:06 -07:00
|
|
|
typedef struct Hdlc
|
|
|
|
{
|
|
|
|
uint8_t demodulatedBits;
|
|
|
|
uint8_t bitIndex;
|
|
|
|
uint8_t currentByte;
|
|
|
|
bool receiving;
|
2018-04-24 07:34:50 -06:00
|
|
|
bool dcd;
|
|
|
|
uint8_t dcd_count;
|
2014-12-02 17:10:06 -07:00
|
|
|
} Hdlc;
|
|
|
|
|
|
|
|
typedef struct Afsk
|
|
|
|
{
|
|
|
|
// Stream access to modem
|
|
|
|
FILE fd;
|
|
|
|
|
|
|
|
// General values
|
|
|
|
Hdlc hdlc; // We need a link control structure
|
|
|
|
uint16_t preambleLength; // Length of sync preamble
|
|
|
|
uint16_t tailLength; // Length of transmission tail
|
|
|
|
|
|
|
|
// Modulation values
|
|
|
|
uint8_t sampleIndex; // Current sample index for outgoing bit
|
|
|
|
uint8_t currentOutputByte; // Current byte to be modulated
|
|
|
|
uint8_t txBit; // Mask of current modulated bit
|
|
|
|
bool bitStuff; // Whether bitstuffing is allowed
|
|
|
|
|
|
|
|
uint8_t bitstuffCount; // Counter for bit-stuffing
|
|
|
|
|
|
|
|
uint16_t phaseAcc; // Phase accumulator
|
|
|
|
uint16_t phaseInc; // Phase increment per sample
|
|
|
|
|
2018-04-24 09:34:59 -06:00
|
|
|
uint8_t silentSamples; // How many samples were completely silent
|
|
|
|
|
2014-12-02 17:10:06 -07:00
|
|
|
FIFOBuffer txFifo; // FIFO for transmit data
|
2018-04-24 06:34:59 -06:00
|
|
|
uint8_t txBuf[CONFIG_AFSK_TX_BUFLEN]; // Actual data storage for said FIFO
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
volatile bool sending; // Set when modem is sending
|
2018-04-24 06:34:59 -06:00
|
|
|
volatile bool sending_data; // Set when modem is sending data
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
// Demodulation values
|
|
|
|
FIFOBuffer delayFifo; // Delayed FIFO for frequency discrimination
|
2018-12-31 05:24:28 -07:00
|
|
|
#if BITRATE == 1200
|
|
|
|
int8_t delayBuf[SAMPLESPERBIT / 2 + 1]; // Actual data storage for said FIFO
|
|
|
|
//int8_t delayBuf[3 + 1]; // Actual data storage for said FIFO
|
|
|
|
#elif BITRATE == 2400
|
|
|
|
int8_t delayBuf[7 + 1]; // Actual data storage for said FIFO
|
|
|
|
#endif
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
FIFOBuffer rxFifo; // FIFO for received data
|
|
|
|
uint8_t rxBuf[CONFIG_AFSK_RX_BUFLEN]; // Actual data storage for said FIFO
|
|
|
|
|
|
|
|
int16_t iirX[2]; // IIR Filter X cells
|
|
|
|
int16_t iirY[2]; // IIR Filter Y cells
|
|
|
|
|
2018-12-29 16:32:19 -07:00
|
|
|
#if SAMPLESPERBIT < 17
|
|
|
|
uint16_t sampledBits; // Bits sampled by the demodulator (at ADC speed)
|
|
|
|
#else
|
2018-12-31 05:24:28 -07:00
|
|
|
// TODO: Enable error and set up correct size buffers
|
|
|
|
uint16_t sampledBits;
|
|
|
|
//#error Not enough space in sampledBits variable!
|
2018-12-29 16:32:19 -07:00
|
|
|
#endif
|
|
|
|
int16_t currentPhase; // Current phase of the demodulator
|
2014-12-02 17:10:06 -07:00
|
|
|
uint8_t actualBits; // Actual found bits at correct bitrate
|
|
|
|
|
|
|
|
volatile int status; // Status of the modem, 0 means OK
|
|
|
|
|
|
|
|
} Afsk;
|
|
|
|
|
|
|
|
#define DIV_ROUND(dividend, divisor) (((dividend) + (divisor) / 2) / (divisor))
|
2018-12-27 12:24:21 -07:00
|
|
|
#define MARK_INC (uint16_t)(DIV_ROUND(SIN_LEN * (uint32_t)MARK_FREQ, CONFIG_SAMPLERATE))
|
|
|
|
#define SPACE_INC (uint16_t)(DIV_ROUND(SIN_LEN * (uint32_t)SPACE_FREQ, CONFIG_SAMPLERATE))
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
#define AFSK_DAC_IRQ_START() do { extern bool hw_afsk_dac_isr; hw_afsk_dac_isr = true; } while (0)
|
|
|
|
#define AFSK_DAC_IRQ_STOP() do { extern bool hw_afsk_dac_isr; hw_afsk_dac_isr = false; } while (0)
|
2018-12-27 12:24:21 -07:00
|
|
|
|
|
|
|
// DAC uses all 8 pins of one port, set all pins to
|
|
|
|
// output direction
|
|
|
|
#define AFSK_DAC_INIT() do { DAC_DDR |= 0xFF; } while (0)
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
// Here's some macros for controlling the RX/TX LEDs
|
2018-12-29 07:57:49 -07:00
|
|
|
// THE _INIT() functions writes to the DDR registers
|
2014-12-02 17:10:06 -07:00
|
|
|
// to configure the pins as output pins, and the _ON()
|
|
|
|
// and _OFF() functions writes to the PORT registers
|
|
|
|
// to turn the pins on or off.
|
2015-11-17 00:09:39 -07:00
|
|
|
#define LED_TX_INIT() do { LED_DDR |= _BV(1); } while (0)
|
|
|
|
#define LED_TX_ON() do { LED_PORT |= _BV(1); } while (0)
|
|
|
|
#define LED_TX_OFF() do { LED_PORT &= ~_BV(1); } while (0)
|
2014-12-02 17:10:06 -07:00
|
|
|
|
2015-11-17 00:09:39 -07:00
|
|
|
#define LED_RX_INIT() do { LED_DDR |= _BV(2); } while (0)
|
|
|
|
#define LED_RX_ON() do { LED_PORT |= _BV(2); } while (0)
|
|
|
|
#define LED_RX_OFF() do { LED_PORT &= ~_BV(2); } while (0)
|
2014-12-02 17:10:06 -07:00
|
|
|
|
|
|
|
void AFSK_init(Afsk *afsk);
|
|
|
|
void AFSK_transmit(char *buffer, size_t size);
|
|
|
|
void AFSK_poll(Afsk *afsk);
|
|
|
|
|
2015-11-17 00:09:39 -07:00
|
|
|
#endif
|